Test R+poq0w4-posw4w0+poq0w0-posw0w0001

Executions for behaviour: "y=0x202020202020202 ; x=0x202020202020202 ; 1:X5=0x202020201010101 ; 1:X4=0x1010101 ; 0:X5=0x1010101 ; 0:X2=0x0"

status: 0 real: 0.24 user: 0.23 sys: 0.00 host: limoux

Executions for behaviour: "y=0x202020201010101 ; x=0x202020202020202 ; 1:X5=0x202020201010101 ; 1:X4=0x1010101 ; 0:X5=0x202020201010101 ; 0:X2=0x2020202"

status: 0 real: 0.19 user: 0.18 sys: 0.01 host: limoux

AArch64 R+poq0w4-posw4w0+poq0w0-posw0w0001
"PodWRq0w4 PosRWw4w0 Wsew0q0 PodWWq0w0 PosWRw0w0 Frew0q0"
Cycle=PosWRw0w0 Frew0q0 PodWRq0w4 PosRWw4w0 Wsew0q0 PodWWq0w0
Relax=[PodWWq0w0,PosWRw0w0] [PodWRq0w4,PosRWw4w0]
Safe=Frew0q0 Wsew0q0
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Ws Fr
Orig=PodWRq0w4 PosRWw4w0 Wsew0q0 PodWWq0w0 PosWRw0w0 Frew0q0
{
uint64_t y; uint64_t x; uint64_t 1:X5; uint64_t 1:X4; uint64_t 0:X5; uint64_t 0:X2;

0:X0=0x202020202020202; 0:X1=x; 0:X3=y; 0:X4=0x1010101;
1:X0=0x202020202020202; 1:X1=y; 1:X2=0x1010101; 1:X3=x;
}
 P0             | P1          ;
 STR X0,[X1]    | STR X0,[X1] ;
 LDR W2,[X3,#4] | STR W2,[X3] ;
 STR W4,[X3]    | LDR W4,[X3] ;
 LDR X5,[X3]    | LDR X5,[X3] ;
Observed
    0:X2=0x2020202; 0:X5=0x202020201010101; 1:X4=0x1010101; 1:X5=0x202020201010101; x=0x202020202020202; y=0x202020201010101;
and 0:X2=0x0; 0:X5=0x1010101; 1:X4=0x1010101; 1:X5=0x202020201010101; x=0x202020202020202; y=0x202020202020202;