Test Z6.1+po+dsb.st+ctrlisb

ARM Z6.1+po+dsb.st+ctrlisb
"PodWW Wse DSB.STdWW Rfe DpCtrlIsbdW Wse"
Cycle=Rfe DpCtrlIsbdW Wse PodWW Wse DSB.STdWW
Prefetch=0:x=F,0:y=W,1:y=F,1:z=W,2:z=F,2:x=W
Com=Ws Rf Ws
Orig=PodWW Wse DSB.STdWW Rfe DpCtrlIsbdW Wse
{
%x0=x; %y0=y;
%y1=y; %z1=z;
%z2=z; %x2=x;
}
 P0           | P1           | P2           ;
 MOV R0,#2    | MOV R0,#2    | LDR R0,[%z2] ;
 STR R0,[%x0] | STR R0,[%y1] | CMP R0,R0    ;
 MOV R1,#1    | DSB ST       | BNE LC00     ;
 STR R1,[%y0] | MOV R1,#1    | LC00:        ;
              | STR R1,[%z1] | ISB          ;
              |              | MOV R1,#1    ;
              |              | STR R1,[%x2] ;
Observed
    2:R0=1; x=2; y=2;