Test Z6.3+WB+WC+UC

X86_64 Z6.3+WB+WC+UC
"PodWW Coe PodWW Rfe PodRR Fre"
MT=x:WB,y:WC,z:UC
Cycle=Rfe PodRR Fre PodWW Coe PodWW
Generator=diyone7 (version 7.56+02~dev)
Prefetch=0:x=F,0:y=W,1:y=F,1:z=W,2:z=F,2:x=T
Com=Co Rf Fr
Orig=PodWW Coe PodWW Rfe PodRR Fre
Align=
{
}
 P0          | P1          | P2            ;
 movl $1,(x) | movl $2,(y) | movl (z),%eax ;
 movl $1,(y) | movl $1,(z) | movl (x),%ebx ;
exists (y=2 /\ 2:rax=1 /\ 2:rbx=0)