Test W+WR+WR+rfiw0w0+rfih2w0+Ah0

X86_64 W+WR+WR+rfiw0w0+rfih2w0+Ah0
"WseAh0w0 Rfiw0w0 Frew0h2 Rfih2w0 Frew0Ah0"
Cycle=Rfih2w0 Frew0Ah0 WseAh0w0 Rfiw0w0 Frew0h2
Generator=diyone7 (version 7.54+05(dev))
Com=Ws Fr Fr
Orig=WseAh0w0 Rfiw0w0 Frew0h2 Rfih2w0 Frew0Ah0
{
1:rax=0x2020202;
2:rax=x;
}
 P0            | P1            | P2                ;
 movw $257,%ax | movl %eax,(x) | movw $771,2(%rax) ;
 xchgw (x),%ax | movl (x),%ebx | movl (x),%ebx     ;
Observed
    x=0x3030101; 2:rbx=0x3030202; 1:rbx=0x2020101; 0:rax=0x202;
and x=0x3030202; 2:rbx=0x3030101; 1:rbx=0x3030202; 0:rax=0x0;