X86_64 W+WR+WR+rfiw0h2+rfih0w0+Aw0 "WseAw0w0 Rfiw0h2 Freh2h0 Rfih0w0 Frew0Aw0" Cycle=Rfih0w0 Frew0Aw0 WseAw0w0 Rfiw0h2 Freh2h0 Generator=diyone7 (version 7.54+05(dev)) Com=Ws Fr Fr Orig=WseAw0w0 Rfiw0h2 Freh2h0 Rfih0w0 Frew0Aw0 { 0:rax=0x1010101; 1:rax=0x2020202; 1:rcx=x; } P0 | P1 | P2 ; movl %eax,%ebx | movl %eax,(x) | movw $771,(x) ; xchgl (x),%ebx | movw 2(%rcx),%bx | movl (x),%eax ; Observed x=0x1010303; 2:rax=0x2020303; 1:rbx=0x101; 0:rbx=0x2020202;