Test W+WR+WR+rfih2w0+rfiw0h2+Ah0

X86_64 W+WR+WR+rfih2w0+rfiw0h2+Ah0
"WseAh0h2 Rfih2w0 Frew0w0 Rfiw0h2 Freh2Ah0"
Cycle=Rfih2w0 Frew0w0 Rfiw0h2 Freh2Ah0 WseAh0h2
Generator=diyone7 (version 7.54+05(dev))
Com=Ws Fr Fr
Orig=WseAh0h2 Rfih2w0 Frew0w0 Rfiw0h2 Freh2Ah0
{
1:rax=x;
2:rax=0x3030303; 2:rcx=x;
}
 P0            | P1                | P2               ;
 movw $257,%ax | movw $514,2(%rax) | movl %eax,(x)    ;
 xchgw (x),%ax | movl (x),%ebx     | movw 2(%rcx),%bx ;
Observed
    x=0x2020303; 2:rbx=0x202; 1:rbx=0x2020000; 0:rax=0x0;