AArch64 CoRR+posw4w4+w4 "Rfew4w4 PosRRw4w4 Frew4w4" Cycle=Rfew4w4 PosRRw4w4 Frew4w4 Relax= Safe=Rfew4P Frew4P PosRRw4P Prefetch= Com=Rf Fr Orig=Rfew4w4 PosRRw4w4 Frew4w4 { uint64_t x; uint64_t 1:X3; uint64_t 1:X2; uint64_t 1:X0; 0:X0=0x1010101; 0:X1=x; 1:X1=x; } P0 | P1 ; STR W0,[X1,#4] | LDR W0,[X1,#4] ; | LDR W2,[X1,#4] ; | LDR X3,[X1] ; Observed x=0x101010100000000; 1:X3=0x101010100000000; 1:X2=0x0; 1:X0=0x1010101;