AArch64 2+2W+poq0w4-posw4w4s002 "PodWRq0w4 PosRWw4w4 Wsew4q0 PodWRq0w4 PosRWw4w4 Wsew4q0" Cycle=PosRWw4w4 Wsew4q0 PodWRq0w4 PosRWw4w4 Wsew4q0 PodWRq0w4 Relax=[PodWRq0w4,PosRWw4w4] Safe=Wsew4q0 Prefetch=0:x=F,0:y=W,1:y=F,1:x=W Com=Ws Ws Orig=PodWRq0w4 PosRWw4w4 Wsew4q0 PodWRq0w4 PosRWw4w4 Wsew4q0 { uint64_t y; uint64_t x; uint64_t 1:X5; uint64_t 1:X2; uint64_t 0:X5; uint64_t 0:X2; 0:X0=0x202020202020202; 0:X1=x; 0:X3=y; 0:X4=0x1010101; 1:X0=0x202020202020202; 1:X1=y; 1:X3=x; 1:X4=0x1010101; } P0 | P1 ; STR X0,[X1] | STR X0,[X1] ; LDR W2,[X3,#4] | LDR W2,[X3,#4] ; STR W4,[X3,#4] | STR W4,[X3,#4] ; LDR X5,[X3] | LDR X5,[X3] ; Observed y=0x202020202020202; x=0x101010102020202; 1:X5=0x101010102020202; 1:X2=0x2020202; 0:X5=0x101010102020202; 0:X2=0x0;