Test auto/RW-G+RW-G+RW-Rs+RW-RCD+RW-R+RW-R

LISA auto/RW-G+RW-G+RW-Rs+RW-RCD+RW-R+RW-R
(*
 * Result: Never
 * 
 * Process 0 starts (t=100000).
 * 
 * P0 advances one grace period (t=200000).
 * 
 * P1 advances one grace period (t=300001).
 * 
 * P2 advances slightly (t=300003).
 * 
 * P3 advances slightly (t=300005).
 * 
 * P4 goes back a bit less than one grace period (t=201006).
 * 
 * P5 goes back a bit less than one grace period (t=102007).
 * 
 * Process 0 start at t=100000, process 6 end at t=102007: Cycle forbidden.
 *)
{
 2:r3=x4; x3=y4; 3:r4=y4;
}
 P0            | P1            | P2                 | P3                 | P4                 | P5                 ;
 r[once] r1 x0 | r[once] r1 x1 | f[rcu_read_lock]   | f[rcu_read_lock]   | f[rcu_read_lock]   | f[rcu_read_lock]   ;
 f[sync]       | f[sync]       | r[once] r1 x2      | r[deref] r1 x3     | r[once] r1 x4      | r[once] r1 x5      ;
 w[once] x1 1  | w[once] x2 1  | w[assign] x3 r3    | mov r4 (eq r1 r4)  | w[once] x5 1       | w[once] x0 1       ;
               |               | f[rcu_read_unlock] | b[] r4 CTRL3       | f[rcu_read_unlock] | f[rcu_read_unlock] ;
               |               |                    | w[once] r1 1       |                    |                    ;
               |               |                    | CTRL3:             |                    |                    ;
               |               |                    | f[rcu_read_unlock] |                    |                    ;
Observed
    5:r1=1; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=1; 0:r1=1;
and 5:r1=0; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=1; 0:r1=1;
and 5:r1=0; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=1;
and 5:r1=1; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=1;
and 5:r1=0; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=1;
and 5:r1=1; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=0; 0:r1=1;
and 5:r1=0; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=0; 0:r1=1;
and 5:r1=1; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=1;
and 5:r1=0; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=1;
and 5:r1=1; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=1;
and 5:r1=0; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=1;
and 5:r1=1; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=1; 0:r1=0;
and 5:r1=0; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=1; 0:r1=0;
and 5:r1=1; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=0;
and 5:r1=0; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=0;
and 5:r1=1; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=0;
and 5:r1=0; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=1; 0:r1=0;
and 5:r1=0; 4:r1=0; 3:r1=y4; 2:r1=0; 1:r1=1; 0:r1=0;
and 5:r1=0; 4:r1=1; 3:r1=x4; 2:r1=0; 1:r1=1; 0:r1=0;
and 5:r1=0; 4:r1=0; 3:r1=x4; 2:r1=0; 1:r1=1; 0:r1=0;
and 5:r1=1; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=0; 0:r1=0;
and 5:r1=0; 4:r1=0; 3:r1=y4; 2:r1=1; 1:r1=0; 0:r1=0;
and 5:r1=1; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=0;
and 5:r1=0; 4:r1=1; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=0;
and 5:r1=1; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=0;
and 5:r1=0; 4:r1=0; 3:r1=x4; 2:r1=1; 1:r1=0; 0:r1=0;