Test ISA2+fencembreleaseonce+poacquireonce+fencermbacquireonce

C ISA2+fencembreleaseonce+poacquireonce+fencermbacquireonce
Hash=e4e69b565bb4a4d5114651d4dccc22f7
Cycle=PodRWAcquireOnce RfeOnceAcquire FenceRmbdRRAcquireOnce FreOnceRelease FenceMbdWWReleaseOnce RfeOnceAcquire
Relax=RfeOnceAcquire FreOnceRelease
Safe=FenceMbdWW FenceRmbdRR PodRWAcquireOnce
Generator=diy7 (version 7.46+3)
Prefetch=0:x=F,0:y=W,1:y=F,1:z=W,2:z=F,2:x=T
Com=Rf Rf Fr
Orig=FenceMbdWWReleaseOnce RfeOnceAcquire PodRWAcquireOnce RfeOnceAcquire FenceRmbdRRAcquireOnce FreOnceRelease

{}


P0(int* x,int* y) {
  smp_store_release(x,1);
  smp_mb();
  WRITE_ONCE(*y,1);
}

P1(int* y,int* z) {
  int r0 = smp_load_acquire(y);
  WRITE_ONCE(*z,1);
}

P2(int* x,int* z) {
  int r0 = smp_load_acquire(z);
  smp_rmb();
  int r1 = READ_ONCE(*x);
}

Observed
    2:r1=0; 2:r0=1; 1:r0=1;

C11 equivalent:

C ISA2+fencembreleaseonce+poacquireonce+fencermbacquireonce
Hash=e4e69b565bb4a4d5114651d4dccc22f7
Cycle=PodRWAcquireOnce RfeOnceAcquire FenceRmbdRRAcquireOnce FreOnceRelease FenceMbdWWReleaseOnce RfeOnceAcquire
Relax=RfeOnceAcquire FreOnceRelease
Safe=FenceMbdWW FenceRmbdRR PodRWAcquireOnce
Generator=diy7 (version 7.46+3)
Prefetch=0:x=F,0:y=W,1:y=F,1:z=W,2:z=F,2:x=T
Com=Rf Rf Fr
Orig=FenceMbdWWReleaseOnce RfeOnceAcquire PodRWAcquireOnce RfeOnceAcquire FenceRmbdRRAcquireOnce FreOnceRelease

{}


P0(atomic_int* x,atomic_int* y) {
  atomic_store_explicit(x,1,memory_order_release);
  atomic_thread_fence(memory_order_seq_cst);
  atomic_store_explicit(y,1,memory_order_relaxed);
}

P1(atomic_int* y,atomic_int* z) {
  int r0 = atomic_load_explicit(y,memory_order_acquire);
  atomic_store_explicit(z,1,memory_order_relaxed);
}

P2(atomic_int* x,atomic_int* z) {
  int r0 = atomic_load_explicit(z,memory_order_acquire);
  atomic_thread_fence(memory_order_acq_rel);
  int r1 = atomic_load_explicit(x,memory_order_relaxed);
}

exists (1:r0=1 /\ 2:r0=1 /\ 2:r1=0)