Test IRRWIW+fencembonceacquire+fencemboncerelease+ReleaseOnce

C IRRWIW+fencembonceacquire+fencemboncerelease+ReleaseOnce
Hash=c43113d4c0b60ade01fd0c45d7e5247f
Cycle=FreAcquireOnce RfeOnceOnce FenceMbdRWOnceRelease WseReleaseRelease RfeReleaseOnce FenceMbdRROnceAcquire
Relax=FreAcquireOnce RfeReleaseOnce WseReleaseRelease
Safe=FenceMbdRW FenceMbdRR RfeOnceOnce
Generator=diy7 (version 7.46+3)
Prefetch=1:x=F,1:y=T,3:y=F,3:x=W
Com=Rf Fr Rf Ws
Orig=RfeReleaseOnce FenceMbdRROnceAcquire FreAcquireOnce RfeOnceOnce FenceMbdRWOnceRelease WseReleaseRelease

{}


P0(int* x) {
  smp_store_release(x,2);
}

P1(int* x,int* y) {
  int r0 = READ_ONCE(*x);
  smp_mb();
  int r1 = smp_load_acquire(y);
}

P2(int* y) {
  WRITE_ONCE(*y,1);
}

P3(int* x,int* y) {
  int r0 = READ_ONCE(*y);
  smp_mb();
  smp_store_release(x,1);
}

Observed
    x=2; 3:r0=1; 1:r1=0; 1:r0=2;

C11 equivalent:

C IRRWIW+fencembonceacquire+fencemboncerelease+ReleaseOnce
Hash=c43113d4c0b60ade01fd0c45d7e5247f
Cycle=FreAcquireOnce RfeOnceOnce FenceMbdRWOnceRelease WseReleaseRelease RfeReleaseOnce FenceMbdRROnceAcquire
Relax=FreAcquireOnce RfeReleaseOnce WseReleaseRelease
Safe=FenceMbdRW FenceMbdRR RfeOnceOnce
Generator=diy7 (version 7.46+3)
Prefetch=1:x=F,1:y=T,3:y=F,3:x=W
Com=Rf Fr Rf Ws
Orig=RfeReleaseOnce FenceMbdRROnceAcquire FreAcquireOnce RfeOnceOnce FenceMbdRWOnceRelease WseReleaseRelease

{}


P0(atomic_int* x) {
  atomic_store_explicit(x,2,memory_order_release);
}

P1(atomic_int* x,atomic_int* y) {
  int r0 = atomic_load_explicit(x,memory_order_relaxed);
  atomic_thread_fence(memory_order_seq_cst);
  int r1 = atomic_load_explicit(y,memory_order_acquire);
}

P2(atomic_int* y) {
  atomic_store_explicit(y,1,memory_order_relaxed);
}

P3(atomic_int* x,atomic_int* y) {
  int r0 = atomic_load_explicit(y,memory_order_relaxed);
  atomic_thread_fence(memory_order_seq_cst);
  atomic_store_explicit(x,1,memory_order_release);
}

exists (x=2 /\ 1:r0=2 /\ 1:r1=0 /\ 3:r0=1)