Test IRIW+fencembacquireonce+fencembonceacquire+OnceOnce

C IRIW+fencembacquireonce+fencembonceacquire+OnceOnce
Hash=335bbeee1e1dff6fb7f3b98aa46a464c
Cycle=FreAcquireOnce RfeOnceAcquire FenceMbdRRAcquireOnce FreOnceOnce RfeOnceOnce FenceMbdRROnceAcquire
Relax=FreAcquireOnce RfeOnceAcquire
Safe=FenceMbdRR RfeOnceOnce FreOnceOnce
Generator=diy7 (version 7.46+3)
Prefetch=1:x=F,1:y=T,3:y=F,3:x=T
Com=Rf Fr Rf Fr
Orig=RfeOnceAcquire FenceMbdRRAcquireOnce FreOnceOnce RfeOnceOnce FenceMbdRROnceAcquire FreAcquireOnce

{}


P0(int* x) {
  WRITE_ONCE(*x,1);
}

P1(int* x,int* y) {
  int r0 = smp_load_acquire(x);
  smp_mb();
  int r1 = READ_ONCE(*y);
}

P2(int* y) {
  WRITE_ONCE(*y,1);
}

P3(int* x,int* y) {
  int r0 = READ_ONCE(*y);
  smp_mb();
  int r1 = smp_load_acquire(x);
}

Observed
    3:r1=0; 3:r0=1; 1:r1=0; 1:r0=1;

C11 equivalent:

C IRIW+fencembacquireonce+fencembonceacquire+OnceOnce
Hash=335bbeee1e1dff6fb7f3b98aa46a464c
Cycle=FreAcquireOnce RfeOnceAcquire FenceMbdRRAcquireOnce FreOnceOnce RfeOnceOnce FenceMbdRROnceAcquire
Relax=FreAcquireOnce RfeOnceAcquire
Safe=FenceMbdRR RfeOnceOnce FreOnceOnce
Generator=diy7 (version 7.46+3)
Prefetch=1:x=F,1:y=T,3:y=F,3:x=T
Com=Rf Fr Rf Fr
Orig=RfeOnceAcquire FenceMbdRRAcquireOnce FreOnceOnce RfeOnceOnce FenceMbdRROnceAcquire FreAcquireOnce

{}


P0(atomic_int* x) {
  atomic_store_explicit(x,1,memory_order_relaxed);
}

P1(atomic_int* x,atomic_int* y) {
  int r0 = atomic_load_explicit(x,memory_order_acquire);
  atomic_thread_fence(memory_order_seq_cst);
  int r1 = atomic_load_explicit(y,memory_order_relaxed);
}

P2(atomic_int* y) {
  atomic_store_explicit(y,1,memory_order_relaxed);
}

P3(atomic_int* x,atomic_int* y) {
  int r0 = atomic_load_explicit(y,memory_order_relaxed);
  atomic_thread_fence(memory_order_seq_cst);
  int r1 = atomic_load_explicit(x,memory_order_acquire);
}

exists (1:r0=1 /\ 1:r1=0 /\ 3:r0=1 /\ 3:r1=0)