Test SB+po+poxp+SYS2

AArch64 SB+po+poxp+SYS2
"PodWR FrePX PodWRXP Fre"
Cycle=Fre PodWR FrePX PodWRXP
Relax=FrePX
Safe=Fre PodWR
Prefetch=0:x=F,0:y=T,1:y=F,1:x=T
Com=Fr Fr
Orig=PodWR FrePX PodWRXP Fre
{
0:X1=x; 0:X3=y;
1:X0=y; 1:X5=x;
}
 P0          | P1              ;
 MOV W0,#1   | MOV W1,#1       ;
 STR W0,[X1] | LDXR W2,[X0]    ;
 LDR W2,[X3] | STXR W3,W1,[X0] ;
             | LDR W4,[X5]     ;
exists
(y=1 /\ 0:X2=0 /\ 1:X3=0 /\ 1:X2=0 /\ 1:X4=0)