Test MP0096

ARM MP0096
"DMBdWW Rfe DpAddrdR PodRR DpAddrdR Fre"
Cycle=Rfe DpAddrdR PodRR DpAddrdR Fre DMBdWW
Relax=[Fre,DMBdWW,Rfe]
Safe=PodRR DpAddrdR
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr
Orig=DMBdWW Rfe DpAddrdR PodRR DpAddrdR Fre
{
%x0=x; %y0=y;
%y1=y; %z1=z; %a1=a; %x1=x;
}
 P0           | P1              ;
 MOV R0,#1    | LDR R0,[%y1]    ;
 STR R0,[%x0] | EOR R1,R0,R0    ;
 DMB          | LDR R2,[R1,%z1] ;
 MOV R1,#1    | LDR R3,[%a1]    ;
 STR R1,[%y0] | EOR R4,R3,R3    ;
              | LDR R5,[R4,%x1] ;
Observed
    1:R0=1; 1:R5=0;