Test MP+PPO603

ARM MP+PPO603
"Fre DMBdWW Rfe PosRW PosWR DpAddrdR DpDatadW PosWR"
Cycle=Rfe PosRW PosWR DpAddrdR DpDatadW PosWR Fre DMBdWW
Relax=
Safe=Rfe Fre PosWR PosRW DMBdWW DpAddrdR DpDatadW
Prefetch=1:x=T
Orig=Fre DMBdWW Rfe PosRW PosWR DpAddrdR DpDatadW PosWR
{
%x0=x; %y0=y;
%y1=y; %z1=z; %x1=x;
}
 P0            | P1               ;
 MOV R0, #2    | LDR R0, [%y1]    ;
 STR R0, [%x0] | MOV R1, #2       ;
 DMB           | STR R1, [%y1]    ;
 MOV R1, #1    | LDR R2, [%y1]    ;
 STR R1, [%y0] | EOR R3,R2,R2     ;
               | LDR R4, [R3,%z1] ;
               | EOR R5,R4,R4     ;
               | ADD R5, R5, #1   ;
               | STR R5, [%x1]    ;
               | LDR R6, [%x1]    ;
Observed
    1:R0=1; 1:R6=1; x=2; y=2;
and 1:R0=1; 1:R6=2; x=2; y=2;