Executions for behaviour: "0:R0=1 ; 1:R0=1"

ARM LB+PPO0247
"PodWW Rfe DpDatadW Rfe PosRR DpAddrdW PosWR DpCtrldW"
Cycle=Rfe PosRR DpAddrdW PosWR DpCtrldW PodWW Rfe DpDatadW
Relax=
Safe=Rfe PosWR PosRR Pod*W DpAddrdW DpDatadW DpCtrldW
Prefetch=
Com=Rf Rf
Orig=PodWW Rfe DpDatadW Rfe PosRR DpAddrdW PosWR DpCtrldW
{
%a0=a; %x0=x;
%x1=x; %y1=y; %z1=z; %a1=a;
}
P0 | P1 ;
LDR R0,[%a0] | LDR R0,[%x1] ;
EOR R1,R0,R0 | LDR R1,[%x1] ;
ADD R1,R1,#1 | EOR R2,R1,R1 ;
STR R1,[%x0] | MOV R3,#1 ;
| STR R3,[R2,%y1] ;
| LDR R4,[%y1] ;
| CMP R4,R4 ;
| BNE LC00 ;
| LC00: ;
| MOV R5,#1 ;
| STR R5,[%z1] ;
| MOV R6,#1 ;
| STR R6,[%a1] ;
Observed
0:R0=1; 1:R0=1;