Executions for behaviour:
"1:R0=1 ; 1:R7=0"

ARM MP+PPO862
"Fre DMBdWW Rfe PosRR DpDatadW PosWR PosRR DpAddrdR PosRR"
Cycle=Rfe PosRR DpDatadW PosWR PosRR DpAddrdR PosRR Fre DMBdWW
Relax=
Safe=Rfe Fre PosWR PosRR DMBdWW DpAddrdR DpDatadW
Prefetch=1:x=T
Orig=Fre DMBdWW Rfe PosRR DpDatadW PosWR PosRR DpAddrdR PosRR
{
%x0=x; %y0=y;
%y1=y; %z1=z; %x1=x;
}
P0 | P1 ;
MOV R0, #1 | LDR R0, [%y1] ;
STR R0, [%x0] | LDR R1, [%y1] ;
DMB | EOR R2,R1,R1 ;
MOV R1, #1 | ADD R2, R2, #1 ;
STR R1, [%y0] | STR R2, [%z1] ;
| LDR R3, [%z1] ;
| LDR R4, [%z1] ;
| EOR R5,R4,R4 ;
| LDR R6, [R5,%x1] ;
| LDR R7, [%x1] ;
Observed
1:R0=1; 1:R7=0;