Test S+PPO866

Executions for behaviour: "1:R0=1 ; x=2"

ARM S+PPO866
"Wse DMBdWW Rfe PosRR DpDatadW PosWR DpAddrdR PosRW"
Cycle=Rfe PosRR DpDatadW PosWR DpAddrdR PosRW Wse DMBdWW
Relax=
Safe=Rfe Wse PosWR PosRW PosRR DMBdWW DpAddrdR DpDatadW
Prefetch=0:x=F,1:x=W
Orig=Wse DMBdWW Rfe PosRR DpDatadW PosWR DpAddrdR PosRW
{
%x0=x; %y0=y;
%y1=y; %z1=z; %x1=x;
}
 P0            | P1               ;
 MOV R0, #2    | LDR R0, [%y1]    ;
 STR R0, [%x0] | LDR R1, [%y1]    ;
 DMB           | EOR R2,R1,R1     ;
 MOV R1, #1    | ADD R2, R2, #1   ;
 STR R1, [%y0] | STR R2, [%z1]    ;
               | LDR R3, [%z1]    ;
               | EOR R4,R3,R3     ;
               | LDR R5, [R4,%x1] ;
               | MOV R6, #1       ;
               | STR R6, [%x1]    ;
Observed
    1:R0=1; x=2;