Test LB+PPO0500

Executions for behaviour: "0:R0=1 ; 1:R0=1"

ARM LB+PPO0500
"PodWW Rfe DpDatadW Rfe PosRR DpAddrdW PosWR DpAddrdR PosRW"
Cycle=Rfe PosRR DpAddrdW PosWR DpAddrdR PosRW PodWW Rfe DpDatadW
Relax=
Safe=Rfe PosWR PosRW PosRR Pod*W DpAddrdW DpAddrdR DpDatadW
Prefetch=
Com=Rf Rf
Orig=PodWW Rfe DpDatadW Rfe PosRR DpAddrdW PosWR DpAddrdR PosRW
{
%a0=a; %x0=x;
%x1=x; %y1=y; %z1=z; %a1=a;
}
 P0           | P1              ;
 LDR R0,[%a0] | LDR R0,[%x1]    ;
 EOR R1,R0,R0 | LDR R1,[%x1]    ;
 ADD R1,R1,#1 | EOR R2,R1,R1    ;
 STR R1,[%x0] | MOV R3,#1       ;
              | STR R3,[R2,%y1] ;
              | LDR R4,[%y1]    ;
              | EOR R5,R4,R4    ;
              | LDR R6,[R5,%z1] ;
              | MOV R7,#1       ;
              | STR R7,[%z1]    ;
              | MOV R8,#1       ;
              | STR R8,[%a1]    ;
Observed
    0:R0=1; 1:R0=1;