Test MP+dmb.st+ctrlisb

 ModelTegra2APQ8060A5XA6XExynos5250Tegra3Exynos4412Exynos5410APQ8064
MP+dmb.st+ctrlisbForbid0/4.2G0/7.6G0/9.1G0/13G0/8.3G0/7.0G0/22G0/6.3G0/4.5G

Executions for behaviour: "1:R0=1 ; 1:R1=0"

ARM MP+dmb.st+ctrlisb
"DMB.STdWW Rfe DpCtrlIsbdR Fre"
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr
Orig=DMB.STdWW Rfe DpCtrlIsbdR Fre
{
%x0=x; %y0=y;
%y1=y; %x1=x;
}
 P0           | P1           ;
 MOV R0,#1    | LDR R0,[%y1] ;
 STR R0,[%x0] | CMP R0,R0    ;
 DMB ST       | BNE LC00     ;
 MOV R1,#1    | LC00:        ;
 STR R1,[%y0] | ISB          ;
              | LDR R1,[%x1] ;
exists
(1:R0=1 /\ 1:R1=0)